<dfn id="is4kg"></dfn>
  • <ul id="is4kg"></ul>
  • <abbr id="is4kg"></abbr>
  • <ul id="is4kg"></ul>
    <bdo id="is4kg"></bdo>

    嵌入式培訓

    嵌入式Linux就業(yè)班馬上開課了 詳情點擊這兒

    集成電路設計中心企業(yè)

     
    上海報名熱線:021-51875830
    北京報名熱線:010-51292078
    深圳報名熱線:0755-61280252
    南京報名熱線:4008699035
    武漢報名熱線:027-50767718
    成都報名熱線:028-68802075
    廣州報名熱線:
    40086990359
    西安報名熱線:029-86699670
    曙海研發(fā)與生產(chǎn)請參見網(wǎng)址:
    www.shanghai66.cn
    全英文授課課程(Training in English)
      首 頁  手機閱讀模式  課程介紹   培訓報名  企業(yè)培訓   付款方式   講師介紹   學員評價  關于我們   聯(lián)系我們   承接項目 開發(fā)板商城 
    芯片IC設計/大規(guī)模集成電路VLSI
    WEB在線客服
    南京WEB在線客服
    武漢WEB在線客服
    西安WEB在線客服
    廣州WEB在線客服
    點擊這里給我發(fā)消息  
    QQ客服一
    點擊這里給我發(fā)消息  
    QQ客服二
    點擊這里給我發(fā)消息
    QQ客服三
    公益培訓通知與資料下載
    企業(yè)招聘與人才推薦(免費)

    合作企業(yè)新人才需求公告

    ◆招人、應聘、人才合作,
    請把需求發(fā)到officeoffice@126.com或
    訪問曙海旗下網(wǎng)站---
    電子人才網(wǎng)
    www.morning-sea.com.cn
    合作伙伴與授權(quán)機構(gòu)
    現(xiàn)代化的多媒體教室
    曙海招聘啟示
    曙海動態(tài)
    郵件列表
     
     
      RTL Synthesis(Design Synthesis)培訓
       班級規(guī)模及環(huán)境
           為了保證培訓效果,增加互動環(huán)節(jié),我們堅持小班授課,每期報名人數(shù)限5人,多余人員安排到下一期進行。
       上課時間和地點
    上課地點:【上海】:同濟大學(滬西)/新城金郡商務樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學成教院 【北京分部】:北京中山/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領館區(qū)1號(中和大道) 【沈陽分部】:沈陽理工大學/六宅臻品 【鄭州分部】:鄭州大學/錦華大廈 【石家莊分部】:河北科技大學/瑞景大廈
    近開課時間(周末班/連續(xù)班/晚班)
    RTL Synthesis(Design Synthesis)培訓:2014年08月31日
       學時
         ◆課時: 共6天,36學時

            ◆外地學員:代理安排食宿(需提前預定) ☆注重質(zhì)量 ☆邊講邊練

            ☆合格學員免費推薦工作
            ★實驗設備請點擊這兒查看★
       新優(yōu)惠
           ◆團體報名優(yōu)惠措施:兩人95折優(yōu)惠,三人或三人以上9折優(yōu)惠 。注意:在讀學生憑學生證,即使一個人也優(yōu)惠500元。
       質(zhì)量保障

            1、培訓過程中,如有部分內(nèi)容理解不透或消化不好,可免費在以后培訓班中重聽;
            2、培訓結(jié)束后免費提供一個月的技術(shù)支持,充分保證培訓后出效果;
            3、培訓合格學員可享受免費推薦就業(yè)機會。

      RTL Synthesis(Design Synthesis)培訓
    培訓方式以講課和實驗穿插進行

    課程描述:

    第一階段 Design Compiler 1

    Overview
    This course covers the ASIC synthesis flow using Design Compiler Topographical / Graphical -- from reading in an RTL design (Verilog, SystemVerilog and VHDL) to generating a final gate-level netlist. You will learn how to read in your design file(s), specify your libraries and physical data, constrain a complex design for timing and floorplan, apply synthesis techniques using Ultra, compile to achieve timing closure and an acceptable congestion, analyze the synthesis results for timing and congestion, and generate output data that works with downstream layout tools.

    You will verify the logic equivalence of synthesis transformations (such as Datapath optimizations and Register Retiming) to that of an RTL design using Formality. The course includes labs to reinforce and practice key topics discussed in lecture. All the covered commands and flows are printed separately in a 5-page Job Aid, which you can refer to back at work.

    Objectives
    At the end of this workshop the student should be able to:
    • Create a setup file to specify the libraries and physical data
    • Read in a hierarchical design
    • Constrain a complex design for timing, taking into account different environmental attributes such as output loading, input drive strength, process, voltage and temperature variations, as well as post-layout effects such as clock skew
    • Constrain multiple (generated) clocks considering Signal integrity analysis
    • Execute the recommended synthesis techniques to achieve timing closure
    • Analyze and Improve global route congestion
    • Perform test-ready synthesis
    • Verify the logic equivalence of a synthesized netlist compared to an RTL design
    • Write DC-Tcl scripts to constrain designs, and run synthesis
    • Generate and interpret timing, constraint, and other debugging reports
    • Understand the effect that RTL coding style can have on synthesis results
    • Generate output data (netlist, constraints, scan-def) that works with downstream physical design or layout tools

    Course Outline

    Unit 1
    • Introduction to Synthesis
    • Design and Technology Data
    • Design and Library Objects
    • Timing Constraints

    Unit 2
    • Environmental Attributes
    • Synthesis Optimization Techniques
    • Timing Analysis

    Unit 3
    • Additional Constraint Options
    • Multiple Clocks and Timing Exceptions
    • Congestion Analysis and Optimization
    • Post-Synthesis Output Data
    • Conclusion



    第二階段 Design Compiler 2: Low Power

    Overview
    At the end of this one day, seminar based, workshop you will understand how to apply both traditional and UPF based power optimization techniques during RTL synthesis and scan insertion:

    For single voltage designs, you will learn how to apply the 2 traditional power optimization techniques of clock gating and leakage power recovery, optimizing for dynamic power and leakage power respectively.

    For multi-voltage or multi-supply designs, you will learn how to apply the IEEE 1801 UPF flow that uses a power intent specification which is applied to RTL designs. You will understand how to synthesize RTL designs for the required power intent and power-optimization requirements using top-down vs. hierarchical UPF methodologies. You will also learn how to insert scan chains to the synthesized netlist ensure that the gate level design does not have any multi-voltage violations, before writing out design data for Place and Route.

    Objectives

    At the end of this workshop the student should be able to:

    • Apply clock gating to a design at the RTL and gate level
    • Perform multi-stage, hierarchical, and power driven clock gating
    • Perform leakage optimization using multi Vt libraries
    • Restrict the usage of leaky cells
    • Specify power intent using UPF
    • Demonstrate flexible isolation strategy in UPF 2.0
    • Check for UPF readiness of library, reporting PG pins
    • State the purpose of SCMR attribute in library
    • Recognize tradeoff when using dual vs. single rail special cells
    • Correctly specify PVT requirements
    • State how the 6 special cells are synthesized
    • Describe supply net aware Always on Synthesis
    • Apply 2 key debugging commands in a UPF flow
    • Control voltage, power domain mixing when inserting scan chains
    • Allow/prevent the reuse of level shifters and isolation cells between scan and functional paths
    • Minimize toggle in functional logic during scan shifting
    • Validate SCANDEF information for place and route

    Course Outline

    • Clock Gating
    • Leakage Power Optimization
    • Power Intent using IEEE 1801 UPF
    • Library Requirements
    • Synthesis with UPF
    • Power Aware DFT



    第三階段 DFT Compiler

    Overview
    In this workshop you will learn to use DFT Compiler to perform RTL and gate-level DFT rule checks, fix DFT DRC rule violations, and to insert scan using top-down and bottom-up flows. The workshop explores essential techniques to support large, multi-million gate SOC designs including the bottom-up scan insertion flow in the logical (Design Compiler) domain. Techniques learned include: performing scan insertion in a top-down flow; meeting scan requirements for number of scan chains, maximum chain length and reusing functional pins for scan testing, inserting an On-Chip Clocking (OCC) controller for At-Speed testing using internal clocks; and using Adaptive Scan (DFTMAX) to insert additional DFT hardware to reduce the test time and the test data volume required for a given fault coverage.

    Objectives
    At the end of this workshop the student should be able to:
    • Create a test protocol for a design and customize the initialization sequence, if needed, to prepare for DFT DRC checks
    • Perform DFT DRC checks at the RTL, pre-DFT, and post-DFT stages
    • Recognize common design constructs that cause typical DFT violations
    • Automatically correct certain DFT violations at the gate level using AutoFix
    • Implement top-down scan insertion flow achieving well-balanced scan chains
    • Write a script to perform all the steps in the DFT flow, including exporting all the required files for ATPG and Place & Route
    • Develop a bottom-up scan insertion script for full gate-level designs to use Test Models at the top-level to improve capacity and runtime
    • Insert an On-Chip Clocking (OCC) controller to use for At-Speed testing with internal clocks
    • Modify a scan insertion script to include DFT-MAX Adaptive Scan compression

    Course Outline

    Unit 1
    • Introduction to Scan Testing
    • DFT Compiler Flows and Setup
    • Test Protocol
    • DFT Design Rule Checks

    Unit 2
    • DFT DRC GUI Debug
    • DRC Fixing
    • Top-Down Scan Insertion
    • Exporting Files

    Unit 3
    • High Capacity DFT Flows
    • On-Chip Clocking (OCC)
    • Multi-Mode DFT
    • DFT MAX

     
    版權(quán)所有:曙海信息網(wǎng)絡科技有限公司 copyright 2000-2014
     
    上海培訓基地

    地址:上海市云屏路1399號26#新城金郡商務樓310。
    (地鐵11號線白銀路站2號出口旁,云屏路和白銀路交叉口)
    郵編:201821
    熱線:021-51875830 32300767
    傳真:021-32300767
    業(yè)務手機:15921673576/13918613812
    E-mail:officeoffice@126.com
    客服QQ: shuhaipeixun
    北京培訓基地

    地址:北京市昌平區(qū)沙河南街11號312室
    (地鐵昌平線沙河站B出口) 郵編:102200 行走路線:請點擊這查看
    熱線:010-51292078 57292751
    傳真:010-51292078
    業(yè)務手機:15701686205
    E-mail:officeoffice@126.com
    客服QQ:1243285887
    深圳培訓基地

    地址:深圳市環(huán)觀中路28號82#201室

    熱線:0755-61280252
    傳真:0755-61280252
    業(yè)務手機:13640932289
    郵編:518001
    信箱:qianru2@51qianru.cn
    客服QQ:2472106501
    南京培訓基地

    地址:江蘇省南京市棲霞區(qū)和燕路251號金港大廈B座2201室
    (地鐵一號線邁皋橋站1號出口旁,近南京火車站)
    熱線:4008699035
    傳真:4008699035
    郵編:210046
    信箱:qianru3@51qianru.cn
    客服QQ:1325341129
     
    成都培訓基地

    地址:四川省成都市高新區(qū)中和大道一段99號領館區(qū)1號1-3-2903 郵編:610031
    熱線:028-68802075 業(yè)務手機:13540421960 傳真:028-68802075
    客服QQ:1325341129 E-mail:qianru4@51qianru.cn
    武漢培訓基地

    地址:湖北省武漢市東湖高新技術(shù)開發(fā)區(qū)高新二路128號 佳源大廈一期A4-1-701 郵編:430022
    熱線:027-50767718 業(yè)務手機:13657236279 傳真:027-50767718
    客服微信:shuhaipeixun
    E-mail:qianru5@51qianru.cn
    廣州培訓基地

    地址:廣州市越秀區(qū)環(huán)市東路486號廣糧大廈1202室

    熱線:40086990359
    傳真:40086990359
    郵編:510075
    信箱:qianru6@51qianru.cn
    西安培訓基地

    地址:西安市高新區(qū)城南電子西街2號融僑紫薇2#402室

    熱線:029-86699670
    業(yè)務手機:18392016509
    傳真:029-86699670
    郵編:710054
    信箱:qianru7@51qianru.cn
     
    沈陽培訓基地

    地址:遼寧省沈陽市東陵渾南新區(qū)沈營路六宅臻品29-11-9 郵編:110179
    熱線:024-31298103 傳真:024-31298103
    E-mail:qianru8@51qianru.cn
    鄭州培訓基地

    地址:鄭州市高新區(qū)雪松路錦華大廈6號1#802

    熱線:0371-63710058
    傳真:0371-63710058
    郵編:450001
    信箱:qianru9@51qianru.cn
    石家莊培訓基地

    地址:石家莊市高新區(qū)中山東路618號瑞景大廈2號1#802

    熱線:0311-80953376
    業(yè)務手機:13933071028
    傳真:0311-80953376
    郵編:050200
    信箱:qianru10@51qianru.cn
     

    雙休日、節(jié)假日及晚上可致電值班電話:021-51875830 值班手機:15921673576/13918613812


    備案號:滬ICP備08026168號

    .(2014年7月11)...............................................................................................................................
    主站蜘蛛池模板: 日韩亚洲欧美在线观看| 999福利视频| 最近中文字幕mv手机免费高清| 啊灬啊别停灬用力啊岳| 黑人一级黄色片| 大美女啪啪污污网站| 久久亚洲av无码精品色午夜| 欧美一区二区三区在观看| 六月婷婷在线视频| 色多多视频在线观看| 国产精品爽爽va在线观看无码| 中文国产欧美在线观看| 日本精品一区二区三区视频| 亚洲欧美日韩精品久久亚洲区| 精品人妻少妇一区二区三区不卡| 国产手机精品一区二区| av片在线观看| 国语精品视频在线观看不卡| 亚洲日产综合欧美一区二区| 男女一进一出无遮挡黄| 国产成人av三级在线观看| 免费人成年激情视频在线观看| 野花香高清在线观看视频播放免费 | 久久久久国产精品免费免费不卡| 欧美AAAAAA级午夜福利视频| 免费午夜扒丝袜www在线看 | 好男人影视官网在线www| 久久大香伊人中文字幕| 极品精品国产超清自在线观看| 人人妻人人澡人人爽不卡视频 | 久久综合九色综合91| 欧美亚洲图片小说| 人妻老妇乱子伦精品无码专区| 粉嫩虎白女m3n8视频| 国产亚洲午夜精品| 高清一级毛片免免费看| 国产精品亚洲视频| 99精产国品一二三产| 大香伊人久久精品一区二区| 中国一级黄色片子| 成人妇女免费播放久久久|